# FST3125 Quad Bus Switch

# FAIRCHILD

# **FST3125 Quad Bus Switch**

### **General Description**

The Fairchild Switch FST3125 provides four high-speed CMOS TTL-compatible bus switches. The low on resistance of the switch allows inputs to be connected to outputs without adding propagation delay or generating additional ground bounce noise.

The device is organized as four 1-bit switches with separate  $\overline{OE}$  inputs. When  $\overline{OE}$  is low, the switch is on and Port A is connected to Port B. When  $\overline{OE}$  is high, the switch is open and a high-impedance state exists between the two ports.

## **Ordering Code:**

### Order Number Package Number Package Description FST3125M M14A 14-Lead Molded Small Outline Package SOIC JEDEC FST3125QSC MQA16 16-Lead Molded Shrink Small Outline Package, QSOP FST3125MTC MTC14 14-Lead TSSOP JEDEC

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

### Logic Diagram OE1 1A 1A -1B 1B· ŌE2-OE2 2A · 2B 2B 24 GND 10 OF3 3B 3A



### **Pin Descriptions**

| Pin Name                                                                  | Description        |  |  |  |  |
|---------------------------------------------------------------------------|--------------------|--|--|--|--|
| $\overline{OE}1$ , $\overline{OE}2$ , $\overline{OE}3$ , $\overline{OE}4$ | Bus Switch Enables |  |  |  |  |
| 1A, 2A, 3A, 4A                                                            | Bus A              |  |  |  |  |
| 1B, 2B, 3B, 4B                                                            | Bus B              |  |  |  |  |
| NC                                                                        | Not Connected      |  |  |  |  |
|                                                                           |                    |  |  |  |  |

### Features

- $4\Omega$  switch connection between two ports.
- Minimal propagation delay through the switch.
- Low I<sub>CC</sub>.
- Zero bounce in flow-through mode.
- Control inputs compatible with TTL level.
- Available in SOIC, QSOP, and TSSOP packaging.

Connection Diagrams Pin Assignment for SOIC and TSSOP Vcc OE4 13 12 - 4A 11 4B 10 - OE3 - 3A · 3B DS500043-1

### Pin Assignment for QSOP



### **Truth Table**

| Inputs | Inputs/Outputs |
|--------|----------------|
| ŌĒ     | A,B            |
| L      | A = B          |
| Н      | Z              |

© 1998 Fairchild Semiconductor Corporation DS500043

www.fairchildsemi.com

### Absolute Maximum Ratings (Note 1)

| Supply Voltage (V <sub>CC</sub> )                                    | 0.5V to +7.0V    |
|----------------------------------------------------------------------|------------------|
| DC Switch Voltage (V <sub>S</sub> )                                  | -0.5V to +7.0V   |
| DC Input Voltage (VIN)(Note 2)                                       | -0.5V to +7.0V   |
| DC Input Diode Current ( $I_{IK}$ ) $V_{IN}$ < 0V                    | –50mA            |
| DC Output (I <sub>OUT</sub> ) Sink Current                           | 128mA            |
| DC V <sub>CC</sub> /GND Current (I <sub>CC</sub> /I <sub>GND</sub> ) | +/- 100mA        |
| Storage Temperature Range (T <sub>STG</sub> )                        | –65°C to +150 °C |
| DC $V_{CC}$ /GND Current ( $I_{CC}$ / $I_{GND}$ )                    | +/- 100mA        |

# Recommended Operating Conditions (Note 3)

| Power Supply Operating (V <sub>CC</sub> )                                                                                                                                                                                                                                                                                                                                                             | 4.0V to 5.5V     |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|--|--|
| Input Voltage (V <sub>IN</sub> )                                                                                                                                                                                                                                                                                                                                                                      | 0V to 5.5V       |  |  |  |  |
| Output Voltage (V <sub>OUT</sub> )                                                                                                                                                                                                                                                                                                                                                                    | 0V to 5.5V       |  |  |  |  |
| Input Rise and Fall Time $(t_r, t_f)$                                                                                                                                                                                                                                                                                                                                                                 |                  |  |  |  |  |
| Switch Control Input                                                                                                                                                                                                                                                                                                                                                                                  | 0ns/V to 5ns/V   |  |  |  |  |
| Switch I/O                                                                                                                                                                                                                                                                                                                                                                                            | 0ns/V to DC      |  |  |  |  |
| Free Air Operating Temperature (T <sub>A</sub> )                                                                                                                                                                                                                                                                                                                                                      | –40 °C to +85 °C |  |  |  |  |
| Note 1: The "Absolute Maximum Ratings" are those values beyond which<br>the safety of the device cannot be guaranteed. The device should not be op-<br>erated at these limits. The parametric values defined in the Electrical Charac-<br>teristics tables are not guaranteed at the absolute maximum rating. The "Rec-<br>ommended Operating Conditions" table will define the conditions for actual |                  |  |  |  |  |

device operation. **Note 2:** The input and output negative voltage ratings may be exceeded if the input and output diode current ratings are observed.

Note 3: Unused control inputs must be held high or low. They may not float.

### **DC Electrical Characteristics**

|                 | Parameter                             | V <sub>cc</sub><br>(V) | T <sub>A</sub> = -40 °C to +85 °C |                 |      |       |                                                              |
|-----------------|---------------------------------------|------------------------|-----------------------------------|-----------------|------|-------|--------------------------------------------------------------|
| Symbol          |                                       |                        | Min                               | Typ<br>(Note 5) | Max  | Units | Conditions                                                   |
| V <sub>IK</sub> | Clamp Diode Voltage                   | 4.5                    |                                   |                 | -1.2 | V     | $I_{IN} = -18 \text{mA}$                                     |
| V <sub>IH</sub> | High Level Input Voltage              | 4.0-5.5                | 2.0                               |                 |      | V     |                                                              |
| V <sub>IL</sub> | Low Level Input Voltage               | 4.0-5.5                |                                   |                 | 0.8  | V     |                                                              |
| I <sub>I</sub>  | Input Leakage Current                 | 5.5                    |                                   |                 | ±1.0 | μA    | 0≤ V <sub>IN</sub> ≤5.5V                                     |
| I <sub>OZ</sub> | OFF-STATE Leakage Current             | 5.5                    |                                   |                 | ±1.0 | μA    | 0 ≤A, B ≤V <sub>CC</sub>                                     |
| R <sub>ON</sub> | Switch On Resistance                  | 4.5                    |                                   | 4               | 7    | Ω     | $V_{IN} = 0V, I_{IN} = 64mA$                                 |
|                 | (Note 4)                              |                        |                                   | 4               | 7    | Ω     | V <sub>IN</sub> = 0V, I <sub>IN</sub> = 30mA                 |
|                 |                                       | 4.5                    |                                   | 8               | 15   | Ω     | V <sub>IN</sub> = 2.4V, I <sub>IN</sub> = 15mA               |
|                 |                                       | 4.0                    |                                   | 11              | 20   | Ω     | V <sub>IN</sub> = 2.4V, I <sub>IN</sub> = 15mA               |
| Icc             | Quiescent Supply Current              | 5.5                    |                                   |                 | 3    | μA    | $V_{IN} = V_{CC}$ or GND, $I_{OUT} = 0$                      |
| $\Delta I_{CC}$ | Increase in I <sub>cc</sub> per Input | 5.5                    |                                   |                 | 2.5  | mA    | One input at 3.4V.<br>Other inputs at V <sub>CC</sub> or GND |

Note 4: Measured by the voltage drop between A and B pins at the indicated current through the switch. On resistance is determined by the lower of the voltages on the two (A or B) pins.

Note 5: Typical values are at  $V_{CC}$  = 5.0V and  $T_A$ =+25C

### **AC Electrical Characteristics**

| 0h.al                               | Bananatan                     | $T_A = -40$ °C to +85 °C,<br>$C_L = 50$ pF, RU=RD=500 $\Omega$ |      |                        |      | Links. | O an distance                                                                        | Firmer Ma    |  |
|-------------------------------------|-------------------------------|----------------------------------------------------------------|------|------------------------|------|--------|--------------------------------------------------------------------------------------|--------------|--|
| Symbol                              | Parameter                     | V <sub>CC</sub> = 4.5 - 5.5V                                   |      | V <sub>CC</sub> = 4.0V |      | Units  | Conditions                                                                           | Figure No.   |  |
|                                     |                               | Min                                                            | Max  | Min                    | Max  | 1      |                                                                                      |              |  |
| t <sub>PHL</sub> ,t <sub>PLH</sub>  | Prop Delay Bus to Bus(Note 6) |                                                                | 0.25 |                        | 0.25 | ns     | V <sub>I</sub> =open                                                                 | Figures 1, 2 |  |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Output Enable Time            | 1.0                                                            | 5.0  |                        | 5.5  | ns     | V <sub>I</sub> =7V for t <sub>PZL</sub><br>V <sub>I</sub> =open for t <sub>PZH</sub> | Figures 1, 2 |  |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time           | 1.5                                                            | 5.3  |                        | 5.6  | ns     | V <sub>I</sub> =7V for t <sub>PLZ</sub><br>V <sub>I</sub> =open for t <sub>PHZ</sub> | Figures 1, 2 |  |

Note 6: This parameter is guaranteed by design but is not tested. The bus switch contributes no propagation delay other than the RC delay of the typical On resistance of the switch and the 50pF load capacitance, when driven by an ideal voltage source (zero output impedance).

### Capacitance (Note 7)

| Symbol                                                                         | Parameter                     | Тур | Max | Units | Conditions             |  |  |
|--------------------------------------------------------------------------------|-------------------------------|-----|-----|-------|------------------------|--|--|
| C <sub>IN</sub>                                                                | Control Pin Input Capacitance | 3   |     | pF    | V <sub>CC</sub> = 5.0V |  |  |
| C <sub>I/O</sub> Input/Output Capacitance 5 pF V <sub>CC</sub> , OE = 5.0V     |                               |     |     |       |                        |  |  |
| Note 7: $T_A = +25C$ , f = 1 Mhz, Capacitance is characterized but not tested. |                               |     |     |       |                        |  |  |



www.fairchildsemi.com







